## THE LNM INSTITUTE OF INFORMATION TECHNOLOGY

## **COMPUTER ORGANIZATION & ARCHITECTURE**

## MID-TERM 2 (2013-2014)

| MAX MARKS: 15                                                                                                                                                                                                                     | TIME: 1 HR          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| Q1. Answer the following:                                                                                                                                                                                                         | [4]                 |
| a) 1M Byte memory consists of RAM chips with size 256K x 1 bit.                                                                                                                                                                   |                     |
| b) The number of bits in the tag field if the main memory contains <i>n</i> contains <i>m</i> blocks is                                                                                                                           | blocks and cache    |
| c) In $k$ -way associative mapping, it becomes direct mapping if $k = \underline{\hspace{1cm}}$ .                                                                                                                                 |                     |
| d) If memory has an access time of 100ns, access time of the cache memory has an access time of the CPU is                                                                                                                        | mory is 40ns with   |
| Q2. Design a 5 x 3 bit RAM cell.                                                                                                                                                                                                  | [3]                 |
| Q3. Suppose we are working with an error-correcting code that will allow all be corrected for memory words of length 7. We have already calculated that bits, and the length of all code words will be 11. Code words are created | t we need 4 check   |
| Hamming algorithm. We now receive the following code word:                                                                                                                                                                        | [3]                 |
| 10101011110                                                                                                                                                                                                                       | [5]                 |
| Assuming even parity, is this a legal code word? If not, according to our error                                                                                                                                                   | or-correcting code, |
| where is the error?                                                                                                                                                                                                               |                     |
| Q4. Consider a machine with 16-bit instructions and 16 registers. Using e                                                                                                                                                         | xpanding opcode     |
| method, encode the following instructions:                                                                                                                                                                                        | [2]                 |
| • 15 instructions with 3 addresses                                                                                                                                                                                                |                     |
| • 14 instructions with 2 addresses                                                                                                                                                                                                |                     |

• 31 instructions with 1 address

• 16 instructions with 0 addresses

Q5. Suppose that we have a virtual address space of 2<sup>8</sup> words for a given process and physical memory of 4 page frames. Assume also that page frames are 32 words in length. Some pages from the process have been brought into main memory. Figure illustrates the current state of the system.

**Page Table** 

| Page | Frame no. | Valid bit |
|------|-----------|-----------|
| 0    | 2         | 1         |
| 1    | -         | 0         |
| 2    | -         | 0         |
| 3    | 0         | 1         |
| 4    | 1         | 1         |
| 5    | -         | 0         |
| 6    | -         | 0         |
| 7    | 3         | 1         |

Map virtual address 13<sub>10</sub> to a physical address.